Abstract
Significant research has demonstrated the performance and power benefits of runtime dynamic reconfiguration of FPGAs and microprocessor/FPGA devices. For dynamically reconfigurable systems, in which the selection of hardware coprocessors to implement within the FPGA is determined at runtime, online estimation methods are needed to evaluate the performance and power consumption impact of the hardware coprocessor selection. In this paper, we present a profile assisted online system-level performance and power estimation framework for estimating the speedup and power consumption of dynamically reconfigurable embedded systems. We evaluate the accuracy and fidelity of our online estimation framework for dynamic hardware kernel selection to maximize performance or minimize the system power consumption.
Original language | English (US) |
---|---|
Article number | 85 |
Journal | Transactions on Embedded Computing Systems |
Volume | 12 |
Issue number | 3 |
DOIs | |
State | Published - Mar 2013 |
Keywords
- Dynamic hardware/software partitioning
- Dynamically adaptable systems
- Embedded systems
- Non-intrusive profiling
- Online estimation
- Performance and power estimation
ASJC Scopus subject areas
- Software
- Hardware and Architecture